От: fpga journal update [news@fpgajournal.com]
Отправлено: 16 июня 2004 г. 1:54
Кому: Michael Dolinsky
Тема: FPGA Journal Update Vol III No 11


a techfocus media publication :: June 15, 2004 :: volume III, no. 11


FROM THE EDITOR

This week we’re back from DAC with two new feature articles. The Design Automation Conference is in its 42nd year, and is showing no signs of giving up the ghost. First, in “DAC’s Dangerous Undertones” we discuss the changing face of the design tools market as cell-based ASIC design starts drop, tool cost and complexity increases, and EDA vendors are caught in the middle. Can big EDA companies respond to the coming changes in the marketplace?

Next, in “Cool and Groovy at DAC,” we look at the news from the small booths where innovation abounds and design productivity usually begins. This year, there is good news for FPGA designers as many companies are offering new advances in technology that are applicable to programmable logic-based design.

Thanks for reading! If there's anything we can do to make our publications more useful to you, please let us know at: comments@fpgajournal.com

Kevin Morris – Editor
FPGA and Programmable Logic Journal

LATEST NEWS

Tuesday, June 15, 2004

Xilinx Virtex-II Pro FPGAs Enable Pandora's Newest 3-D Colour Cube

Monday, June 14, 2004

NitAl Announces x4-lane PCI Express Exerciser/Analyzer and Device-Emulator Product Based on Xilinx Virtex-II Pro Device

Synplicity Delivers Synthesis Tool for NEC Electronics' Gate Array Products

BroadLight Announces the Industry's First BPON Controller for the Central Office

Actel's Libero IDE Delivers Industry's Best Mix of Design Tools, Superior Functionality and Ease-of-Use

Xilinx and UMC Develop Industry's First FPGAs to Utilize Triple-Oxide 90nm Technology

Wednesday, June 9, 2004

Xilinx Co-Founder Bernard 'Bernie' Vonderschmitt Passes Away

Tuesday, June 8, 2004

Altera Collaborates With Synopsys on Hardcopy Structured ASICs

Sarnoff TakeCharge Design Approach Delivers Chip I/O Size Reduction for Altera FPGAs

ANNOUNCEMENTS

Register for the "Designing with Soft Processors" net seminar. Altera's free net seminar will focus on how to easily create a custom embedded system on an FPGA using the Nios® II soft processors and SOPC Builder design tool.

Click here to register.


Visit Techfocus Media

CURRENT FEATURE ARTICLES

DAC's Dangerous Undertones
Winds of Change in EDA
Cool and Groovy at DAC
What's Hot in Design Automation
Virtex-4
Xilinx Details Its Next Generation
Racing for the Gap
Altera and Synopsys go Structured
FPGA Simulation
Forget what you learned in ASIC design
Catapult C
Mentor Announces Architectural Synthesis
Leveraging On-Chip Debug for VME
by Olivier Potin, Project leader, Temento Systems
and Christian Riva, HW Engineer, Galileo Avionica
John Daane
Altering Altera's Course
Debugging Processor-based FPGA Designs
by Rick Leatherman, President & CEO, First Silicon Solutions (FS2)
Packing Processor Power
Altera Introduces Nios II
The Next Implementation Fabric
by Andrew B. Kahng, UCSD
Board Roundup
A Sampling of FPGA Development Boards


DAC's Dangerous Undertones
Winds of Change in EDA

The 41st Design Automation Conference in San Diego last week wasn’t a bad conference. In fact, it was quite a good one. According to the program, there were a record number of papers submitted to the technical conference, and the selection panel had to be “more selective than ever” in choosing the elite few that were granted a session at DAC.

As a trade show, however, DAC is telegraphing ominous signals to the industry that supports it. Declining ASIC design starts, increasingly complex technical challenges, and rapidly improving alternative solutions threaten the very fabric of the EDA industry. The question is: is anyone listening? Do the three big EDA companies hear DAC’s whispered warnings that change is in the air? Do they realize that they might not be happy with where the new wind blows them?

There is an ironic gravity to the arrangement of booths on the trade show floor. The three traditional dominant suppliers of EDA tools, Synopsys, Cadence, and Mentor are anchored around the most distant periphery, one at each end and one in the center rear. Three established “spoilers” Magma, Aldec, and Synplicity are positioned at the front near the entrances. Large constellations of innovative startups circulate through the center of the exhibit space seeking stable orbits around potential suitors. [more]

Cool and Groovy at DAC
What's Hot in Design Automation

I have now attended more than half of the 41 annual Design Automation Conferences. One of the things I’ve noticed during those twenty-odd years is that DAC started at the end of the design flow and moved forward. From the days when the hot topics in design automation were replacing tape and glass with Calma systems, the focus of DAC has been subjects closest to silicon. This, in turn, set the tone for the attendees as DAC’s content pushed its way from implementation details at the transistor level toward higher levels of design abstraction.

The difficult thing about levels of abstraction above RTL is that they require a new and more diverse audience. While the semiconductor design flow for almost all implementation fabrics is similar from RTL on and appeals to designers with a common set of skills and expertise, the land above RTL is more varied and domain-specific. DSP designers need a way to go from abstractions such as MATLAB to RTL. Embedded systems designers want to partition C and C++ code into software and hardware threads that can execute on multiple processors and hardware accelerators. There are almost as many vocabularies, design languages, and methodologies as there are application domains. By and large, tools working in these upper-echelons of the design flow would be used by designers that handed off their finished work to DAC attendees.

It is exciting, then, to see higher levels of design abstraction emerge as one of the biggest themes at DAC this year. While RTL has been the standard starting point for DAC’s delights in years past, this year there was a significant trend toward increased abstraction. As FPGAs move toward greater capability and flexibility with the introduction of embedded soft processors and DSP-specific multipliers and MAC blocks, programmable logic may become the gateway to hardware design for a new group of applications developers from diverse backgrounds. This DAC showed that, even if those people don’t come to this particular trade show, their tools will be waiting for them when they arrive. [more]


You're receiving this newsletter because you subscribed at our website www.fpgajournal.com.
If someone forwarded this newsletter to you and you'd like to receive your own free subscription, go to: www.fpgajournal.com/update.
If at any time, you would like to unsubscribe, send e-mail to unsubscribe@fpgajournal.com. (But we hope you don't.)
If you have any questions or comments, send them to comments@fpgajournal.com.

All material copyright © 2003-2004 techfocus media, inc. All rights reserved.
Privacy Statement